

# Modeling and Real-Time Control of Multizone Thermal Processing **System for Photoresist Processing**

Arthur Tay,\*,† Hui Tong Chua,‡ Wang Yuheng,† Yang Geng,† and Ho Weng Khuen†

ABSTRACT: We present a real time, in situ method to control the spatial temperature uniformity of a semiconductor substrate during the various bake steps in the lithography sequence. Significantly, the wafer temperature settles down to steady state within 50 s under closed-loop control. The corresponding maximum temperature nonuniformity during transient is less than 1 °C and the steady state temperature nonuniformity is less than 0.1 °C. Specifically, we have developed a complete thermal diffusion model for the entire bake plate-and-wafer system, so that the transient thermal behavior is accurately captured during the baking process. By monitoring the bake plate temperature and fitting the data into the model, an updated model can be estimated and the desired wafer temperature can then be calculated and controlled in real time. Experimental results confirm the efficacy of the approach and its superiority over traditional run-to-run control techniques.

#### ■ INTRODUCTION

The lithography sequence in semiconductor manufacturing consists of a number of thermal processing steps during photoresist processing, as shown in Figure  $1.^{1-3}$  Temperature



Figure 1. Typical steps in the lithography sequence.

uniformity control is an important issue in photoresist processing with stringent specifications and has a significant impact on the line width or critical dimension (CD). Variation in CD results in scrap products. The most temperature sensitive step in the lithography sequence is the postexposure bake step. Requirements call for the temperature to be controlled within 0.1 °C across the wafer at temperatures between 70 and 150 °C. 4,5 A number of recent investigations also showed the importance of proper bake plate operation, both in steady-state and transient, on CD control.<sup>2,6-8</sup> Two approaches exist in addressing this issue in industry. The first approach involves the development of less temperature sensitive photoresist. As outline by the International Technology Roadmap for Semiconductors (ITRS) roadmap,<sup>9</sup> there are currently no known manufacturing solutions and much work is required. The second approach is the development of algorithms 10,11 and more advanced thermal processing systems<sup>12</sup> for temperature and CD control, which is the approach undertaken in this work.

Thermal processing of semiconductor wafers is commonly performed by placement of the substrate on a heated bake plate for a given period of time. The heated bake plate is held at a

constant temperature by a feedback controller that adjusts the heater power in response to a temperature sensor embedded in the bake plate near the surface. State-of-the-art heating systems consist of more heating zones. The wafers are usually placed on proximity pins to minimize contamination. When a wafer at room temperature is placed on the bake plate, the temperature of the bake plate invariably drops first but recovers gradually because of closed-loop control. Different air gap sizes will result in different temperature drops in the bake plate due to the difference in the air gap thermal resistance between the wafer and the bake plate. A warped wafer will thus result in deviation of the wafer temperatures from its desired set points across the wafer surface.

Production wafers usually do not have temperature sensors embedded in them. Commercial bake plates are usually calibrated based on test wafers with embedded sensors. However, as the processes are subjected to process drifts and disturbances, a fixed temperature set point is not able to address the issues. Any correction is therefore executed based on run-to-run control techniques, which depend on the sampling frequency of the wafers.

We have demonstrated previously that information of the average air gap between the wafer and the bake plate can be obtained with the use of system theory tools.<sup>4</sup> The relationship between the wafer and plate temperatures at steady-state can then be derived from physical modeling of the baking process. By monitoring the maximum plate temperature drop, the average air gap in each heating zone can be estimated, and we are able to calculate the new bake plate temperature set point to achieve the desirable steady-state wafer temperature.4 One of the major drawbacks of the mentioned approach is that it does

July 2, 2012 Received: Revised: March 1, 2013 Accepted: March 1, 2013 Published: March 1, 2013



<sup>&</sup>lt;sup>†</sup>Centre for Intelligent Control, Department of Electrical & Computer Engineering, National University of Singapore, Singapore 117576

<sup>&</sup>lt;sup>‡</sup>School of Mechanical & Chemical Engineering, The University of Western Australia, Australia 6009



Figure 2. Schematic diagram of the thermal processing system.

not take into account the dynamic performance of the wafer temperature, although an improvement of steady state temperature uniformity is obtained from about 1.1 °C to less than 0.1 °C when compared to conventional approaches where a simple feedback controller is used to regulate the plate temperature. The previous approach<sup>4</sup> makes use of conduction thermal resistance terms which are strictly accurate only during steady state. Consequently, that gives rise to significant modeling error during the initial transient phase. It has also been reported that even though the resultant range of steady-state temperatures was minimized, the consequent gain in CD uniformity cannot be realized. This is attributed to the temperature distribution while rising to the postexposure bake (PEB) temperature.<sup>5</sup>

In this work, we propose a real-time wafer temperature control method to minimize temperature nonuniformity in the baking steps and improve the dynamic performance of the wafer temperature. In contrast, our present model adopts the full thermal diffusion formalism so that the thermal behavior during the initial transient period is properly captured. We are thus able to extract the average air gap thicknesses between the bake plate and wafer in each of the heating zones and consequently the wafer temperature in real-time. The experimental result shows the feasibility of the proposed approach and significant improvement is obtained when compared with conventional method and our earlier proposed approach.<sup>4</sup>

## ■ THERMAL MODELING OF THE SYSTEM

The multizone programmable thermal processing system used in this work is shown in Figures 2 and 3. In the baking process, the bake plate is heated up by the cartridge heater attached to it. Resistive heating elements and sensors are embedded in each of the heater cartridge, which are connected to the main heater plate via epoxy. The bake plate consists a total of 64 of these heating elements in four annular rings (The center ring/circle has 4 elements, the second to fourth annular rings has 12, 20, and 28 elements, respectively). Depending on application, the number of heating zones of the bake plate can be easily configured by simple connection of these heating elements. In the actual experimental work, the system is configured as a dual-zone system. The inner zone consists of 16 heating elements, the outer zone consists of 48 heating elements. Each heating zone is configured with its own temperature sensor and electronics embedded in the cartridge for feedback control. The fact that the zones are spatially disjointed ensures no direct thermal coupling between the zones. Detailed description of



**Figure 3.** Photo of the thermal processing system.

the programmable thermal processing system can be found in the work of Tay et al. $^4$ 

Energy balances on the elements in the system can be carried out to obtain a thermal model as follows:

$$C_{\mathbf{w}}\dot{T}_{\mathbf{w}} = q_{\mathbf{w}}^{\mathrm{in}} + q_{\mathbf{w}}^{\mathrm{out}} + q_{\mathbf{w}}^{\mathrm{top}} + q_{\mathbf{w}}^{\mathrm{bottom}}$$
(1)

$$C_{\rm ag}\dot{T}_{\rm ag} = q_{\rm ag}^{\rm in} + q_{\rm ag}^{\rm out} + q_{\rm ag}^{\rm top} + q_{\rm ag}^{\rm bottom}$$
(2)

$$C_{\mathbf{p}}\dot{T}_{\mathbf{p}} = q_{\mathbf{p}}^{\mathrm{in}} + q_{\mathbf{p}}^{\mathrm{out}} + q_{\mathbf{p}}^{\mathrm{top}} + q_{\mathbf{p}}^{\mathrm{bottom}}$$
(3)

$$C_{c}\dot{T}_{c} = q_{c}^{\text{in}} + q_{c}^{\text{out}} + q_{c}^{\text{top}} + q_{c}^{\text{bottom}}$$

$$\tag{4}$$

$$C_{\rm h}\dot{T}_{\rm h} = q_{\rm h}^{\rm in} + q_{\rm h}^{\rm out} + q_{\rm h}^{\rm top} + q_{\rm h}^{\rm bottom} + q^{\rm input}$$
(5)

where T is the temperature above the ambient, C the thermal capacitance,  $q^{\rm in}$ ,  $q^{\rm out}$ ,  $q^{\rm top}$ , and  $q^{\rm bottom}$  the heat flows into the element from inner zone, outer zone, top surface, and bottom surface, respectively,  $q^{\rm input}$  the heater power and the subscripts w, ag, p, c, and h represent the wafer, the air gap, the bake plate, the cartridge, and the heater, respectively. Detailed description of each of the terms are presented in the Appendix.

In the system, the wafer and the bake plate can be discretized into N zones to simulate their temperature response. For each discrete element, heat will be transferred from the adjacent inner and outer elements. We have

$$q_i^{\text{in}} = kA_i^{\text{side}} \frac{T_{i-1} - T_i}{r_{i-1}}$$
 (6)

$$q_i^{\text{out}} = kA_{i+1}^{\text{side}} \frac{T_{i+1} - T_i}{r_i} \tag{7}$$

where k is the thermal conductivity,  $A^{\text{side}}$  the contact area between the adjacent elements, and  $r_i$  the distance between the elements i and i + 1.

For the edge element, the side surface is exposed to the ambient, so we have

$$q_n^{\text{out}} = h_{\text{lm}} \cdot A_{\text{lm}}^{\text{side}}(-T_{\text{a}}) \tag{8}$$

where the subscript lm represents the different layers in the system, which are namely the wafer, the bake plate, the cartridge and the heater. Variable h is the convection coefficient, which can be calculated as follows:<sup>13</sup>

$$h = \frac{k}{L} \bar{N}_{\rm u} \tag{9}$$

where  $\overline{N}_{n}$  is the Nusselt number, and we have <sup>13</sup>

$$\bar{N}_{\rm u} = \left\{ 0.6 + \frac{0.387 R a^{1/6}}{\left[1 + (0.559/\text{Pr})^{9/16}\right]^{8/27}} \right\}^2 \tag{10}$$

The wafer top surface is exposed to the surroundings and so we have

$$q_n^{\text{top}} = h^{\text{top}} \cdot A_w^{\text{top}} (-T_w) \tag{11}$$

where  $A_{\rm w}^{\rm top}$  is the area of the top of the wafer exposed to the ambient. The convection coefficient  $h^{\rm top}$  can be calculated from the following:<sup>13</sup>

$$\bar{N}_{\rm u}^{\rm top} = 0.54Ra^{1/4} \tag{12}$$

The air gap between the wafer and bake plate is about 210  $\mu$ m. The main mode of heat transfer between two materials separated by air depends on both the air-gap and the temperature difference between the two materials. When this gap is below 5.8 mm, and their temperature difference is considerably smaller than 200 °C, the heat transfer mechanism is essentially conductive and given by the following:

$$q_{\rm w}^{\rm bottom} = -k_{\rm ag} A_{\rm ag} \frac{\partial T_{\rm ag}}{\partial z_{\rm ag}} \bigg|_{\rm boundary}$$
(13)

where z is the thickness. The effect of radiative heat transfer is negligible at the temperature range that we are interested. <sup>15</sup>

Since the governing thermal transport between the elements in the system is conductive, at the boundary layer of two adjacent elements, we have

$$-k_{\alpha}A_{\alpha}\frac{\partial T_{\alpha}}{\partial z_{\alpha}}\bigg|_{\text{boundary}} = -k_{\beta}A_{\beta}\frac{\partial T_{\beta}}{\partial z_{\beta}}\bigg|_{\text{boundary}}$$
(14)

where the subscripts  $\alpha$  and  $\beta$  represent the two vertical adjacent layers.

At the bottom layer of the system, the heater is exposed to the ambient, and we have

$$q_n^{\text{bottom}} = h_{\text{bottom}} \cdot A_h^{\text{bottom}} \cdot (-T_h)$$
(15)

where  $A_{\rm h}^{\rm bottom}$  is the area of the bottom of the heater exposed to the ambient. The convection coefficient  $h_{\rm bottom}$  can be calculated from the following:<sup>13</sup>

$$\bar{N}_{\rm n}^{\rm bottom} = 0.27 Ra^{1/4}$$
 (16)

Most thermophysical properties are temperature dependent. However, for the temperature range of interest from 15 to 150 °C, it is reasonable to assume that they remain fairly constant and can be obtained from handbooks<sup>16</sup> as tabulated in Table 1.

Table 1. Physical Parameters of the Thermal Processing System<sup>16</sup>

|                       | property                            | value                                    |
|-----------------------|-------------------------------------|------------------------------------------|
| wafer (silicon)       | density, $\rho$                     | 2330 kg m <sup>-3</sup>                  |
|                       | specific heat capacity, $c_{\rm v}$ | 750 J K <sup>-1</sup> kg <sup>-1</sup>   |
|                       | thermal conductivity, k             | 99 W m <sup>-1</sup> K <sup>-1</sup>     |
|                       | convection coefficient, h           | $3.3824 \text{ W m}^{-2} \text{ K}^{-1}$ |
|                       | thickness, z                        | 0.700 mm                                 |
|                       | diameter                            | 200 mm                                   |
| air                   | density, $\rho$                     | $1.1 \text{ kg m}^{-3}$                  |
|                       | specific heat capacity, $c_{\nu}$   | 1000 J K <sup>-1</sup> kg <sup>-1</sup>  |
|                       | thermal conductivity, $k$           | $0.03~W~m^{-1}~K^{-1}$                   |
| bake plate (aluminum) | density, $\rho$                     | $2700 \text{ kg m}^{-3}$                 |
|                       | specific heat capacity, $c_{\nu}$   | 917 J K <sup>-1</sup> kg <sup>-1</sup>   |
|                       | thermal conductivity, k             | $250 \text{ W m}^{-1} \text{ K}^{-1}$    |
|                       | convection coefficient, h           | $7.271~W~m^{-2}~K^{-1}$                  |
|                       | thickness, z                        | 6.8 mm                                   |
|                       | diameter                            | 220 mm                                   |
| epoxy                 | thermal conductivity, $k$           | $0.35~W~m^{-1}~K^{-1}$                   |
|                       | thickness, z                        | 0.02 mm                                  |
| cartridge (aluminum)  | density, $\rho$                     | $2700 \text{ kg m}^{-3}$                 |
|                       | specific heat capacity, $c_{\nu}$   | 917 J K <sup>-1</sup> kg <sup>-1</sup>   |
|                       | thermal conductivity, $k$           | $250 \text{ W m}^{-1} \text{ K}^{-1}$    |
|                       | convection coefficient, $h$         | $4.86~W~m^{-2}~K^{-1}$                   |
|                       | thickness, $z$                      | 4.4 mm                                   |
|                       | diameter                            | 10 mm                                    |
| heater (aluminum)     | density, $\rho$                     | $2700 \text{ kg m}^{-3}$                 |
|                       | specific heat capacity, $c_{\rm v}$ | 917 J K <sup>-1</sup> kg <sup>-1</sup>   |
|                       | thermal conductivity, k             | $250 \text{ W m}^{-1} \text{ K}^{-1}$    |
|                       | convection coefficient, h           | $2.7828~W~m^{-2}~K^{-1}$                 |
|                       | thickness, $z$                      | 5.4 mm                                   |
|                       | diameter                            | 6 mm                                     |
|                       |                                     |                                          |

The modeling eqs 1-16 are expressed in state-space form in the Appendix. To assess the quality of the proposed system model, we perform conventional baking process experiment and compare the simulation with the experimental results. In this work, we will only simulate the system dynamics for a two-zone system. Our objective is to demonstrate that the proposed model succeeds in predicting the experimental wafer temperatures using the bake plate temperature and the input signal without resorting to the use of any fitting parameter and is therefore useful for scaling up.

In the experiment, a flat wafer at room temperature is dropped on the baking system with a proximity pin height of 140  $\mu$ m. This causes the bake plate temperature to drop at first but recovers gradually because of closed-loop control. Two proportional-integral (PI) controllers are used to control the temperature of the two zones of the bake plate. Figure 4 shows the comparison result of the simulation and experimental bake plate temperatures and wafer temperatures when the air gap thickness is 140  $\mu$ m.

It can be seen that the agreement between of the wafer temperatures from simulation and experimental results is excellent, thereby verifying the effectiveness of the proposed



Figure 4. Bake plate and wafer temperature in simulation and experiment with air gap thickness of 140 µm using the calculated model.

thermal model. Being confident of our system modeling, we then conduct real-time control experiment with the system model.

## CONTROL STRUCTURE AND EXPERIMENT RESULT

**Experiment Setup.** Most of the experimental conditions are similar to refs and 4. The experimental setup for the baking of 200 mm wafer is shown in Figure 2. Resistance temperature detectors (RTDs) are attached to the wafer<sup>15,17</sup> for temperature measurement. The wafer is dropped onto the bake plate by aligning the major flat surface of the wafer with the proximity pins. A control-system software was developed using the National Instruments LabView programming environment<sup>18</sup> to create a multivariable PI control framework and a dynamic temperature control system.

**Control Structure.** Figure 4 shows the high quality modeling fit with experimental data for the case of a flat wafer. However, during actual wafer processing, wafers can warp (due to other preprocessing steps); once a wafer warped, the air gap between the wafer and the plate will change as shown in Figure 2.

The proposed approach required detailed information of the system in order to identify the average air gap during subsequent processing. On the basis of the 2-zone system model, we can develop a state-space model<sup>19</sup> with the air gap thicknesses of the two zones as unknowns. Detailed description of the thermal model in state-space form is given in the Appendix. The thermal model in state-space format is given by eq A.1 in the Appendix where  $z_{ag(i)}$  represents the air gap in the respective zones. In the experiment, the bake plate temperature readings and input control signals are collected and fitted into the model (eq A.1) to extract the air gap thicknesses and wafer temperatures using the gray-box modeling function (idgrey.m) from Matlab system identification toolbox. 19 The estimated air gap thicknesses for the 2 zones under different experimental conditions are tabulated in Table 2. This approach is particularly useful since we understand the physics of the thermal system and can represent the thermal system using ordinary differential equations.

Table 2. Estimated Air Gap Thickness and Wafer Warpage Using the Real-Time Control Method with the Proximity Pin Height of 210  $\mu$ m

|                        |            | estimated air gap<br>thickness |                      | deviation from flat<br>wafer |                      |                                   |
|------------------------|------------|--------------------------------|----------------------|------------------------------|----------------------|-----------------------------------|
| wafer                  | exp<br>run | center<br>zone<br>(µm)         | edge<br>zone<br>(µm) | center<br>zone<br>(µm)       | edge<br>zone<br>(µm) | extracted wafer warpage $(\mu m)$ |
| flat wafer             | (2)        | 208                            | 214                  | -2                           | 4                    | 4                                 |
| 70 $\mu$ m<br>warpage  | (4)        | 146                            | 182                  | -64                          | -28                  | 72                                |
| 140 $\mu$ m<br>warpage | (6)        | 86                             | 158                  | -124                         | -52                  | 144                               |

Figure 5 shows the control systems framework, the bake plate temperatures,  $T_{\rm p1}$  and  $T_{\rm p2}$ , and the control signal,  $u_{\rm 1}$  and



**Figure 5.** Block diagram of control structure where  $r_{\rm pl}$ ,  $T_{\rm ew1}$ , and  $T_{\rm ew2}$  are the desired plate reference temperature in zone 1 based on the estimated air gaps, the estimated wafer temperatures in zones 1 and 2, respectively.

 $u_2$ , in the two zone system are measured and sent to the estimator. The "Estimator" block estimates the new air gap thickness based on the control signals and bake plate temperatures. The estimated air gap thickness,  $t_{\rm ag}$ , is then used to determine the set point,  $r_{\rm pl}$ , of the bake plate and the estimated wafer temperatures,  $T_{\rm ew1}$  and  $T_{\rm ew1}$ , are used to control the wafer temperature uniformity in the process.

Using this method, we can real-time estimate the air gap thickness and wafer temperature and consequently regulate the control signal online to achieve desired wafer temperature and



Figure 6. Temperature profile of bake plate and wafer when a flat wafer is dropped on bake plate with proximity pin height of 210  $\mu$ m. The bake plate temperatures, wafer temperatures and wafer temperature nonuniformity during the baking process are shown in subplots (a), (b), and (c), respectively.

minimize temperature nonuniformity in the whole process. Furthermore, with the estimated air gap thickness in steady state, we can extract the wafer warpage profile.

**Experimental Result.** To demonstrate our approach, a flat wafer is first dropped on the bake plate with a proximity pin height of 210  $\mu$ m. The initial air gap is fixed at 210  $\mu$ m, i.e., the condition for a flat wafer. The final estimated air gaps are tabulated in Table 2. A good measure of the extent of warpage is to measure the deviation of the average air gap from the proximity pin height. For the flat wafer, we can see that deviations are close to zero as expected.

Figure 6 shows the bake plate and wafer temperature profiles using the steady-state temperature control method<sup>4</sup> and the proposed real-time control method. To validate our results, two temperature sensors (in this case RTDs) are embedded into the wafer surface at locations corresponding to the center of each zone to monitor the wafer temperature. Figure 6 consists of two experimental runs, (1) and (2). Run (1) corresponds to the steady-state control approach<sup>4</sup> when the wafer is dropped on the bake plate. The air gaps are first estimated based on the maximum bake plate temperature drops. Then the new bake plate temperatures are set based on the estimated air gap thickness as shown in Figure 6a. Notice that the wafer temperature is controlled at 90 °C with a steady-state temperature nonuniformity of about 0.1 °C as shown in Figure 6b,c. However, since the new bake plate temperature set points are implemented about 20 s after the wafer is dropped to allow the maximum temperature drop point to occur as well as for computational delay of the corresponding air gap, the wafer can only reach steady state after about 80 s as shown in Figure 6b. Furthermore, the wafer has a temperature nonuniformity of about 4 °C in transient period as shown in Figure 6c.

Next, real-time control of the wafer temperature is implemented. Figure 6b,c of run (2) shows that the wafer temperature is controlled to 90  $^{\circ}$ C within 50 s with a maximum

temperature nonuniformity that is less than 1 °C during the transient and steady state temperature nonuniformity that is less than 0.1 °C. The corresponding maximum temperature nonuniformity and root-mean-square error (RMS) during the thermal processing for experimental runs (1) and (2) are also shown in Table 3. It can be seen that the temperature nonuniformity RMS in the heating process is decreased from 1.48 to 0.18, an improvement of over 80%.

Table 3. Performance Comparison of the Steady-State Wafer Temperature Control Method<sup>4</sup> and Our Proposed Method

| wafer               | method       | exp<br>run | max. nonuniformity $(^{\circ}C)$ | RMS  |
|---------------------|--------------|------------|----------------------------------|------|
| flat wafer          | steady-state | (1)        | 3.93                             | 1.48 |
|                     | real-time    | (2)        | 0.66                             | 0.18 |
| 70 $\mu$ m warpage  | steady-state | (3)        | 4.35                             | 1.78 |
|                     | real-time    | (4)        | 0.71                             | 0.20 |
| 140 $\mu$ m warpage | steady-state | (5)        | 4.68                             | 1.62 |
|                     | real-time    | (6)        | 1.07                             | 0.29 |

The feasibility of the approach is further demonstrated by heating warped wafer. First, the wafer with center-to-edge warpage of 70  $\mu$ m is dropped on the same bake plate with the proximity pin height of 210  $\mu$ m. Wafer warpage is created mechanically as described by Tay et al.<sup>3,4</sup> and shown in Figure 2. On the basis of the final estimated air gap thickness together with the proximity pin height, the profile of the wafer can be obtained by extrapolation. An estimated warpage of 72  $\mu$ m from center-to-edge for the warped wafer is obtained which is close to the known warpage of 70  $\mu$ m.

The temperature results using the steady-state and real-time control methods are tabulated in Table 3 and shown in Figure 7 as experimental runs (3) and (4). It can be seen that for the warped wafer, using the real-time control method, wafer



Figure 7. Temperature profile of bake plate and wafer when a wafer with center-to-edge warpage of 70  $\mu$ m is dropped on bake plate with proximity pin height of 210  $\mu$ m. The bake plate temperatures, wafer temperatures and wafer temperature nonuniformity during the baking process are shown in subplots (a), (b), and (c), respectively.



Figure 8. Temperature profile of bake plate and wafer when a wafer with center-to-edge warpage of 140  $\mu$ m is dropped on bake plate with proximity pin height of 210  $\mu$ m. The bake plate temperatures, wafer temperatures and wafer temperature nonuniformity during the baking process are shown in subplots (a), (b), and (c), respectively.

temperature can reach the steady-state temperature within 50 s, with a maximum temperature nonuniformity that is less than 1  $^{\circ}\text{C}$  during the transient and steady state temperature nonuniformity that is less than 0.1  $^{\circ}\text{C}$ .

Next, a wafer with center-to-edge warpage of 140  $\mu m$  is dropped on the same bake plate with the proximity pin height of 210  $\mu m$  to verify the effectiveness of the method in detecting different warped wafer. The extracted wafer profile is based on

the final estimated air gap. The estimated warpage of 144  $\mu m$  from center-to-edge is also closed to the known warpage of 140  $\mu m$ .

The corresponding temperature results are tabulated in Tables 2 and 3 and shown in Figure 8 as experimental run (5) and run (6). As expected, using the real-time control method, the 140  $\mu$ m warped wafer can also reach the steady-state temperature within 50 s, with a much better temperature



Figure 9. Estimated profile of the warped wafers with center-to-edge warpage of 70 and 140  $\mu$ m based on experimental runs (4) and (6), respectively.

uniformity than steady-state control method (Figure 9). We note that both approaches described herein are superior to existing practice in the industry where any compensation is done in a run-to-run control approach.<sup>9</sup>

# CONCLUSIONS

The lithography manufacturing process will continue to be a critical area in semiconductor manufacturing that limits the performance of microelectronics. Enabling advancements by computational, control, and signal processing methods are effective in reducing the enormous costs and complexities associated with the lithography sequence. In this work, we have demonstrated an in situ approach to real-time detection of wafer warpage and control of the wafer temperature uniformity in the heating process. Wafer temperature uniformity in transient period has been improved greatly compared to the previously reported steady-state method. With the proposed approach, the root-mean-square wafer temperature nonuniformity during the thermal process has improved by more than 80%. The proposed approach can also be scaled up for larger wafers by increasing the number of sensors, actuators, and controllers.

# APPENDIX: DERIVATION OF STATE-SPACE MODEL OF THE SYSTEM

Energy balances on the elements in the system can be carried out to obtain the model as shown in eqs 1-5. The system is discretized into N zones.

For the wafer, we define

$$\frac{1}{R_{\mathrm{w}(i)}} = \frac{1}{r_{\mathrm{w}(i-1)}} + \frac{1}{r_{\mathrm{w}(i)}} + \frac{1}{r_{\mathrm{aw}(i)}} + \frac{1}{r_{\mathrm{wag}(i)}}$$

where

$$r_{\mathrm{w}}(i) = \begin{cases} \frac{\Delta r}{k_{\mathrm{w}}A_{\mathrm{ws}(i)}} & 1 \leq i \leq N-1 \\ \frac{1}{h_{\mathrm{w}}A_{\mathrm{ws}(N)}} & i = N \end{cases}$$

$$r_{\mathrm{aw}}(i) = \frac{1}{h_{\mathrm{w}} A_{\mathrm{wz}(i)}} \qquad 1 \le i \le N$$

$$r_{\text{wag}}(i) = \frac{z_{\text{ag(i)}}/2k_{\text{a}} + z_{\text{w}}/2k_{\text{w}}}{A_{\text{wag(i)}}} \qquad 1 \le i \le N$$

Each of the heat flow terms on the right-hand side of eq 1 is given by the following:

$$q_{\text{w}(i)}^{\text{in}} = \frac{k_{\text{w}} A_{\text{ws}(i-1)}}{\Delta r} (T_{\text{w}(i-1)} - T_{\text{w}(i)}) \qquad 2 \le i \le N$$

$$q_{w(i)}^{\text{out}} = \begin{cases} \frac{k_w A_{ws(i)}}{\Delta r} (T_{w(i+1)} - T_{w(i)}) & 1 \le i \le N - 1\\ h_w A_{ws(N)} (-T_{w(N)}) & i = N \end{cases}$$

$$q_{\mathbf{w}(i)}^{\text{top}} = h_{\mathbf{w}} A_{\mathbf{wz}(i)} (-T_{\mathbf{w}(i)}) \qquad 1 \le i \le N$$

$$q_{w(i)}^{\text{bottom}} = \frac{A_{\text{wag}(i)}(T_{\text{ag}(i)} - T_{w(i)})}{z_{\text{ag}(i)}/2k_{\text{a}} + z_{\text{w}}/2k_{\text{w}}} \qquad 1 \le i \le N$$

Equation 1 can then be expressed as follows:

$$C_{w(i)}\dot{T}_{w(i)}(t) = \frac{1}{r_{w(i-1)}} T_{w(i-1)}(t) + \frac{1}{r_{w(i)}} T_{w(i+1)}(t) + \frac{1}{r_{wae(i)}} T_{ag(i)}(t) - \frac{1}{R_{w(i)}} T_{w(i)}(t)$$

In state-space form, we accordingly have

$$F_{ww}(i, i) = -\frac{1}{C_{w(i)}R_{w(i)}}$$
  $1 \le i \le N$ 

$$F_{ww}(i, i + 1) = \frac{1}{C_{w(i)} r_{w(i)}} \qquad 1 \le i \le N - 1$$

$$F_{ww}(i, i-1) = \frac{1}{C_{w(i)}r_{w(i-1)}}$$
  $2 \le i \le N$ 

$$F_{\text{wag}}(i, i) = \frac{1}{C_{w(i)} r_{\text{wag}(i)}} \qquad 1 \le i \le N$$

For the air gap, we define

$$\frac{1}{R_{\text{ag}(i)}} = \frac{1}{r_{\text{ag}(i-1)}} + \frac{1}{r_{\text{ag}(i)}} + \frac{1}{r_{\text{wag}(i)}} + \frac{1}{r_{\text{agp}(i)}}$$

where

$$r_{\rm ag}(i) = \begin{cases} \frac{\Delta r}{k_{\rm a} A_{\rm ags(i)}} & 1 \le i \le N - 1\\ \\ \frac{1}{h_{\rm ag} A_{\rm ags(N)}} & i = N \end{cases}$$

$$r_{\text{agp}}(i) = \frac{z_{\text{ag}(i)}/2k_{\text{a}} + z_{\text{p}}/2k_{\text{p}}}{A_{\text{agp}(i)}}$$
  $1 \le i \le N$ 

Each of the heat flow terms on the right-hand side of eq 2 is given by the following:

$$q_{\text{ag}(i)}^{\text{in}} = \frac{k_{\text{a}} A_{\text{ags}(i-1)}}{\Delta r} (T_{\text{ag}(i-1)} - T_{\text{ag}(i)}) \qquad 2 \le i \le N$$

$$q_{\text{ag}(i)}^{\text{out}} = \begin{cases} \frac{k_{\text{a}} A_{\text{ags}(i)}}{\Delta r} (T_{\text{ag}(i+1)} - T_{\text{ag}(i)}) & 1 \le i \le N - 1\\ h_{\text{ag}} A_{\text{ags}(N)} (-T_{\text{ag}(N)}) & i = N \end{cases}$$

$$q_{\text{ag}(i)}^{\text{top}} = \frac{A_{\text{wag}(i)}(T_{\text{w}(i)} - T_{\text{ag}(i)})}{z_{\text{ag}(i)}/2k_{\text{a}} + z_{\text{w}}/2k_{\text{w}}} \qquad 1 \le i \le N$$

$$q_{\text{ag}(i)}^{\text{bottom}} = \frac{A_{\text{agp}(i)}(T_{\text{p}(i)} - T_{\text{ag}(i)})}{z_{\text{ag}(i)}/2k_{\text{a}} + z_{\text{p}}/2k_{\text{p}}} \qquad 1 \le i \le N$$

Equation 2 can then be expressed as follows:

$$\begin{split} C_{\mathrm{ag}(i)}\dot{T}_{\mathrm{ag}(i)}(t) &= \frac{1}{r_{\mathrm{ag}(i-1)}}T_{\mathrm{ag}(i-1)}(t) + \frac{1}{r_{\mathrm{ag}(i)}}T_{\mathrm{w}(i+1)}(t) \\ &+ \frac{1}{r_{\mathrm{wag}(i)}}T_{\mathrm{w}(i)}(t) + \frac{1}{r_{\mathrm{agp}(i)}}T_{\mathrm{p}(i)}(t) \\ &- \frac{1}{R_{\mathrm{ag}(i)}}T_{\mathrm{ag}(i)}(t) \end{split}$$

In state-space form, we accordingly have

$$F_{\text{agag}}(i, i) = -\frac{1}{C_{\alpha\sigma(i)}R_{\alpha\sigma(i)}} \qquad 1 \le i \le N$$

$$F_{\text{agag}}(i, i+1) = \frac{1}{C_{\text{ag}(i)} r_{\text{ag}(i)}} \qquad 1 \le i \le N-1$$

$$F_{\text{agag}}(i, i-1) = \frac{1}{C_{a\sigma(i)}r_{a\sigma(i-1)}} \qquad 2 \le i \le N$$

$$F_{\text{agw}}(i, i) = \frac{1}{C_{\text{ao}(i)} r_{\text{wao}(i)}} \qquad 1 \le i \le N$$

$$F_{\text{agp}}(i, i) = \frac{1}{C_{\text{ag}(i)} r_{\text{agp}(i)}} \qquad 1 \le i \le N$$

For the bake plate, we define

$$\frac{1}{R_{p(i)}} = \frac{1}{r_{ip(i)}} + \frac{1}{r_{op(i)}} + \frac{1}{r_{agp(i)}} + \frac{1}{r_{pc(i)}} + \frac{1}{r_{pe(i)}}$$

where

$$r_{\rm ip}(i) = \frac{t_{\rm p(i)}}{k_{\rm p}A_{{\rm ips}(i)}} \qquad 2 \le i \le N$$

$$r_{\text{op}}(i) = \begin{cases} \frac{t_{\text{p}(i)}}{k_{\text{p}}A_{\text{ops}(i)}} & 1 \le i \le N - 1\\ \frac{1}{h_{\text{p}}A_{\text{ps}(N)}} & i = N \end{cases}$$

$$r_{\rm pc}(i) = \frac{z_{\rm p}/2k_{\rm p} + z_{\rm c}/2k_{\rm c}}{A_{\rm pc}(i)} + R_{\rm ex}(i)$$
  $1 \le i \le N$ 

$$r_{\rm pe}(i) = \frac{1}{h_{\rm p}A_{\rm pa(i)}} \qquad 1 \le i \le N$$

Each of the heat flow terms on the right-hand side of eq 3 is given by the following:

$$q_{p(i)}^{\text{in}} = \frac{k_{p}A_{\text{ips}(i)}}{t_{p(i)}} (T_{p(i-1)} - T_{p(i)}) \qquad 2 \le i \le N$$

$$q_{\mathrm{p}(i)}^{\,\mathrm{out}} = \begin{cases} \frac{k_{\mathrm{p}}A_{\mathrm{ops}(i)}}{t_{\mathrm{p}(i)}} (T_{\mathrm{p}(i+1)} - T_{\mathrm{p}(i)}) & 1 \leq i \leq N-1 \\ h_{\mathrm{p}}A_{\mathrm{ps}(N)} (-T_{\mathrm{p}(N)}) & i = N \end{cases}$$

$$q_{p(i)}^{\text{top}} = \frac{A_{\text{agp}(i)}(T_{\text{ag}(i)} - T_{p(i)})}{z_{\text{ag}(i)}/2k_{\text{a}} + z_{\text{p}}/2k_{\text{p}}} \qquad 1 \le i \le N$$

$$q_{p(i)}^{\text{bottom}} = \frac{(T_{c(i)} - T_{p(i)})}{\frac{z_p/2k_p + z_c/2k_c}{A_{re(i)}} + R_{ex(i)}} + h_p A_{pa(i)} (-T_{p(i)})$$

where  $R_{\rm ex(\it i)}=((z_{\rm ex})/(k_{\rm ex}A_{\rm pc(\it i)}))$  is the thermal resistance of epoxy layer of element  $\it i.$ 

Equation 3 can then be expressed as follows:

$$\begin{split} C_{\mathrm{p}(i)}\dot{T}_{\mathrm{p}(i)}(t) &= \frac{1}{r_{\mathrm{ip}(i)}}T_{\mathrm{p}(i-1)}(t) + \frac{1}{r_{\mathrm{op}(i)}}T_{\mathrm{p}(i+1)}(t) \\ &+ \frac{1}{r_{\mathrm{agp}(i)}}T_{\mathrm{ag}(i)}(t) + \frac{1}{r_{\mathrm{pc}(i)}}T_{\mathrm{c}(i)}(t) \\ &- \frac{1}{R_{\mathrm{p}(i)}}T_{\mathrm{p}(i)}(t) \end{split}$$

In state-space form, we accordingly have the following:

$$F_{\text{pp}}(i, i) = -\frac{1}{C_{\text{p}(i)}R_{\text{p}(i)}}$$
  $1 \le i \le N$ 

$$F_{\rm pp}(i, i-1) = \frac{1}{C_{\rm p(i)}r_{\rm in(i)}}$$
  $2 \le i \le N$ 

$$F_{\text{pp}}(i, i + 1) = \frac{1}{C_{p(i)}r_{\text{op}(i)}}$$
  $1 \le i \le N - 1$ 

$$F_{\text{pag}}(i, i) = \frac{1}{C_{\text{p(i)}} r_{\text{acp(i)}}} \qquad 1 \le i \le N$$

$$F_{pc}(i, i) = \frac{1}{C_{p(i)}r_{pc(i)}} \qquad 1 \le i \le N$$

For the cartridge heater, we define

$$\frac{1}{R_{c(i)}} = \frac{1}{r_{c(i)}} + \frac{1}{r_{pc(i)}} + \frac{1}{r_{ch(i)}} + \frac{1}{r_{ce(i)}}$$

where

$$r_{c}(i) = \frac{1}{h_{c}A_{cs(i)}} \qquad 1 \le i \le N$$

$$r_{\rm ch}(i) = \frac{z_{\rm c}/2k_{\rm c} + z_{\rm h}/2k_{\rm h}}{A_{{
m ch}(i)}} \qquad 1 \le i \le N$$

$$r_{\rm ce}(i) = \frac{1}{h_c A_{{\rm ca}(i)}} \qquad 1 \le i \le N$$

Each of the heat flow terms on the right-hand side of eq 4 is given by the following:

$$q_{c(i)}^{\text{side}} = h_c A_{cs(i)}(-T_{c(i)}) \qquad 1 \le i \le N$$

$$q_{c(i)}^{\text{top}} = \frac{(T_{p(i)} - T_{c(i)})}{\frac{z_p / 2k_p + z_c / 2k_c}{A_{p(i)}} + R_{ex(i)}} \qquad 1 \le i \le N$$

$$q_{\mathrm{c}(i)}^{\,\mathrm{bottom}} = \frac{A_{\mathrm{ch}(i)} \cdot (T_{\mathrm{h}(i)} - T_{\mathrm{c}(i)})}{z_{\mathrm{c}}/2k_{\mathrm{c}} + z_{\mathrm{h}}/2k_{\mathrm{h}}} + h_{\mathrm{c}} A_{\mathrm{ca}(i)} (-T_{\mathrm{c}(i)})$$

$$1 \le i \le N$$

Equation 4 can then be expressed as follows:

$$C_{c(i)}\dot{T}_{c(i)}(t) = \frac{1}{r_{pc(i)}}T_{p(i)}(t) + \frac{1}{r_{ch(i)}}T_{h(i)}(t) - \frac{1}{R_{c(i)}}T_{c(i)}(t)$$

In state-space form, we accordingly have the following:

$$F_{cc}(i, i) = -\frac{1}{C_{c(i)}R_{c(i)}}, \qquad 1 \le i \le N$$

$$F_{\rm cp}(i, i) = \frac{1}{C_{\rm c(i)} r_{\rm pc(i)}} \qquad 1 \le i \le N$$

$$F_{ch}(i, i) = \frac{1}{C_{c(i)} r_{ch(i)}} \qquad 1 \le i \le N$$

Finally, for the heater, we define

$$\frac{1}{R_{h(i)}} = \frac{1}{r_{h(i)}} + \frac{1}{r_{ch(i)}} + \frac{1}{r_{he(i)}}$$

where

$$r_{\rm h}(i) = \frac{1}{h_{\rm h} A_{{\rm hs}(i)}} \qquad 1 \le i \le N$$

$$r_{\rm he}(i) = \frac{1}{h_{\rm h}A_{\rm ha}(i)} \qquad 1 \le i \le N$$

Each of the heat flow terms on the right-hand side of eq 5 is given by the following:

$$q_{\mathrm{h}(i)}^{\mathrm{side}} = h_{\mathrm{h}} A_{\mathrm{hs}(i)} (-T_{\mathrm{h}(i)}) \qquad 1 \le i \le N$$

$$q_{h(i)}^{\text{top}} = \frac{A_{\text{ch}(i)} \cdot (T_{p(i)} - T_{c(i)})}{z_{c}/2k_{c} + z_{b}/2k_{b}} \qquad 1 \le i \le N$$

$$q_{\mathrm{h}(i)}^{\mathrm{bottom}} = h_{\mathrm{h}} A_{\mathrm{ha}(i)} (-T_{\mathrm{h}(i)})$$
  $1 \le i \le N$ 

Equation 5 can then be expressed as follows:

$$C_{\mathrm{h}(i)}\dot{T}_{\mathrm{h}(i)}(t) = \frac{1}{r_{\mathrm{ch}(i)}}T_{\mathrm{c}(i-1)}(t) - \frac{1}{R_{\mathrm{h}(i)}}T_{\mathrm{h}(i)}(t) + q^{\mathrm{input}}$$

In state-space form, we accordingly have

$$F_{\mathrm{hh}}(i,\,i) = -\frac{1}{C_{\mathrm{h}(i)}R_{\mathrm{h}(i)}} \qquad 1 \leq i \leq N$$

$$F_{\rm hc}(i, i) = \frac{1}{C_{\rm h(i)} r_{\rm ch(i)}} \qquad 1 \le i \le N$$

Combining all the terms, the thermal model is then given by the following:

$$\dot{T} = \begin{bmatrix} \dot{T}_{w} \\ \dot{T}_{ag} \\ \dot{T}_{p} \\ \dot{T}_{c} \\ \dot{T}_{h} \end{bmatrix} 
= \begin{bmatrix} F_{ww} & F_{wag} & 0_{NN} & 0_{NN} & 0_{NN} \\ F_{agw} & F_{agag} & F_{agp} & 0_{NN} & 0_{NN} \\ 0_{NN} & F_{pag} & F_{pp} & F_{pc} & 0_{NN} \\ 0_{NN} & 0_{NN} & F_{cp} & F_{cc} & F_{ch} \\ 0_{NN} & 0_{NN} & 0_{NN} & F_{hc} & F_{hh} \end{bmatrix} \begin{bmatrix} T_{w} \\ T_{ag} \\ T_{p} \\ T_{c} \\ T_{h} \end{bmatrix} + \begin{bmatrix} 0_{N} \\ 0_{N} \\ 0_{N} \\ 0_{N} \\ G_{hh} \end{bmatrix} \cdot q^{input}$$
(A.1)

where

$$G_{\rm hh} = \begin{bmatrix} 1/C_{\rm h(1)} & 0 & \cdots & 0 \\ 0 & 1/C_{\rm h(2)} & \vdots \\ \vdots & & \ddots & 0 \\ 0 & \cdots & 0 & 1/C_{\rm h(N)} \end{bmatrix}$$

## AUTHOR INFORMATION

## **Corresponding Author**

\*E-mail: eletaya@nus.edu.sg

#### Notes

The authors declare no competing financial interest.

## REFERENCES

- (1) Hisai, A.; Kaneyama, K.; Pieczulewski, C. Optimizing CD uniformity by total PEB cycle temperature control on track equipment. *Proc. SPIE* **2002**, 4690, 754–760.
- (2) Zhang, Q.; Tang, C.; Cain, J.; Hui, A.; Hsieh, T.; Maccrae, N.; Singh, B.; Poolla, K.; Spanos, C. J. Across-wafer CD uniformity control through lithography and etch process: experimental verification. *Proc. SPIE* **2007**, *6518*, *65182C*.
- (3) Tay, A.; Ho, W. K.; Hu, N.; Chen, X. Q. Estimation of wafer warpage profile during thermal processing in microlithography. *Rev. Sci. Instrum.* **2005**, *76* (7), 075111–075117.
- (4) Tay, A.; Ho, W. K.; Hu, N. An in-situ approach to real-time spatial control of steady-state wafer temperature during thermal processing in microlithography. *IEEE Trans. Semicond. Manuf.* **2007**, 20 (1), 5–12.

- (5) Tiffany, J.; Cohen, B. Reduction of across wafer CDU via constrained optimization of a multi-channel PEB plate controller based on in-situ measurements of thermal time constants. *Proc. SPIE* **2004**, 5377, 894–901.
- (6) Ho, W. K.; Tay, A.; Fu, J.; Chen, M.; Feng, Y. Critical dimension and real-time temperature control for warped wafers. *J. Process Control* **2008**, *18* (10), 916–921.
- (7) Tomita, T.; Weichert, H.; Hornig, S.; Trepte, S.; Shite, H.; Uemura, R.; Kitano, J. CDU improvement with wafer warpage control oven for high-volume manufacturing. *Proc. SPIE* **2009**, *7273*, 72734C.
- (8) Ning, G. X.; Ackmann, P.; Richter, F.; Kurth, K.; Maelzer, S.; Hsieh, M.; Schurack, F.; Hong, F. Wafer CD variation for random units of track and polarization. *Proc. SPIE* **2012**, 8326, 83261N.
- (9) International Technology Roadmap for Semiconductors[Online]. Available: http://public.itrs.net, (2011).
- (10) Tan, K. K.; Tay, A.; Zhao, S.; Huang, S.; Lee, T. H. Predictive ratio control for interacting processes. *Ind. Eng. Chem. Res.* **2009**, 48 (23), 10515–10521.
- (11) Ling, K. V.; Ho, W. K.; Wu, B. F.; Lo, A.; Yan, H. Multiplex MPC for multizone thermal processing in semiconductor manufacturing. *IEEE Trans. Control Syst. Technol.* **2010**, *18* (6), 1371–1380.
- (12) Tay, A.; Chua, H. T.; Wang, Y. H.; Ngo, Y. S. Equipment design and control of advanced thermal processing module in lithography. *IEEE Trans. Ind. Electron.* **2010**, *57* (3), 1112–1119.
- (13) Incropera, F. P.; DeWitt, D. P. Fundamentals of Heat and Mass Transfer; John Wiley and Sons: New York, 2002.
- (14) Hollands, K. G.; Raithby, G.; Konicek, L. Correlation equations for free convection heat transfer in horizontal layers of air and water. *Int. J. Heat Mass Trans.* **1975**, *18*, 879.
- (15) El-Awady, K.; Schaper, C. D.; Kailath, T. Programmable thermal processing module for semiconductor substrates. *IEEE Trans. Control Syst. Technol.* **2004**, *12* (4), 493–509.
- (16) Raznjevic, K. Handbook of Thermodynamic Tables and Charts; Washington, DC: Hemisphere, 1976.
- (17) Tay, A.; Ho, W. K.; Loh, A. P.; Lim, K. W.; Tan, W. W.; Schaper, C. D. Integrated bake/chill module with in situ temperature measurement for photoresist processing. *IEEE Trans. Semicond. Manuf.* **2004**, *17* (2), 231–242.
- (18) National Instruments Corporation[Online]. Available: http://www.ni.com, (2011).
- (19) Ljung, L System Identification: Theory for the User; Prentice Hall: New York, 1999.